

# Computer Organization & Architecture

# Multiprocessor Architecture

- o Basics of Multiprocessor Architecture
  - ∘ Flynn's Taxonomy −Recall
  - o Challenges in Multiprocessor Architecture
    - o Interconnect Network
    - o Memory Architecture
- o Data Coherency
  - o Issues
  - o Protocols

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

### Fundamentals of Quantitative Design and Analysis

### **Defining Computer Architecture**

- Flynns Taxonomy
  - Micheal Flynn in 1966 proposed a classification for exploitation techniques of Parallelism by the hardware.
  - He classified all computers into FOUR classes based on the instruction and data streams being used by them
  - 1 Single instruction stream, single data stream (SISD)
  - 2) Single instruction stream, multiple data streams (SIMD)
  - (3) Multiple instruction streams, single data stream (MISD)
  - 4 Multiple instruction streams, multiple data streams (MIMD)

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

3

3

### Fundamentals of Quantitative Design and Analysis **Defining Computer Architecture** o Flynn's Taxonomy - Recall Single Multiple Instruction Instruction Stream Stream Single MISD Data SISD Stream Multiple SIMD MIMD Data Stream Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023



### ACA: Memory Hierarchy

# **Multiprocessor Architecture**

- o By Definition?
- Computers consisting of tightly coupled processors whose coordination and usage are typically controlled by a single operating system and that share memory through a shared address space.
- Such systems exploit thread-level parallelism through two different software models
  - Execution of tightly coupled set of threads collaborating on a single task, which is typically called parallel processing.
  - Execution of multiple, relatively independent processes that may originate from one or more users, which is a form of request-level parallelism

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

6

# ACA: Memory Hierarchy

# **Multiprocessor Architecture**

### Motivation

- o Difficult to make single-core clock frequencies even higher
- Deeply pipelined circuits:
  - o Leakage Power, Heat Problems
  - o Difficult design and verification
  - o Large design teams necessary
  - o Server farms need expensive air-conditioning
- o Many new applications are multi-threaded
- General trend in computer architecture (shift towards more parallelism)

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

/

7

# ACA: Memory Hierarchy

# **Multiprocessor Architecture**

# o Motivation -Instruction Level Parallelism (ILP)

- o Parallelism at the machine-instruction level
- The processor can re-order, pipeline instructions, split them into microinstructions, do aggressive branch prediction, etc.
- Instruction-level parallelism enabled rapid increases in processor speeds over the last 15 years

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

### ACA: Memory Hierarchy

# **Multiprocessor Architecture**

### Motivation -Thread Level Parallelism (TLP)

- o Parallelism on a more coarser scale
- Server can serve each client in a separate thread (Web server, database server)
  - A computer game can do AI, graphics, and physics in three separate threads
- Single-core superscalar processors cannot fully exploit TLP
- Multi-core architectures are the next step in processor evolution: explicitly exploiting TLP

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

.

9

### ACA: Memory Hierarchy **Multiprocessor Architecture** o Multi-Core Computers CPU chip register file memory bus bus interface bridge memor\ I/O bus Expansion slots for other devices such as network adapters. graphics disk controller controller monitor disk Dr. Khurram Bhatti, Associati 10







# ACA: Memory Hierarchy

# Multiprocessor Memory Architecture

- Shared Memory Architecture
- $\circ \ \textbf{Distributed Memory Architecture}$

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# ACA: Memory Hierarchy

# **Multiprocessor Memory Architecture**

### Shared Memory Architecture:

- In this model, there is one (large) common shared memory for all processors
  - o All processors can access the entire memory address space
- Called Centralized Shared-memory Multiprocessor or Symmetric shared-memory multiprocessor (SMP)
- Since all processors see the same memory organization, arrangement is called <u>Uniform Memory Access</u> (<u>UMA</u>)

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

15

15



### ACA: Memory Hierarchy

# **Multiprocessor Memory Architecture**

# ○ Distributed Memory:

- oIn this model, each processor has its own (small) local memory, and its content is not replicated anywhere else
  - o For higher scalability, memory is distributed among processors
  - If memories are strictly local, message-passing is used to communicate data

### ○Non-Uniform Memory Architecture (NUMA),

Since local memory has lower latency than remote memory

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

17

17



# **Design Challenges**

### o Distributed Vs Shared Memory

- Shared Memory
  - o Well-understood programming model
  - o Communication is implicit and hardware handles protection
  - o Hardware-controlled caching

### o Distributed Memory

- o Message passing
- $\circ$  No cache coherence -Simpler hardware
- $\circ\,$  Explicit communication  $\,$  -easier for the programmer to restructure code
- o Sender can initiate data transfer

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

19

19

# ACA: Multiprocessor Architecture

# **Design Challenges**

- Multiprocessors
  - o Multiple CPUs with shared memory
  - o Memory access delays about 10 50 nsec
- Multicomputers
  - Multiple computers, each with own CPU and memory, connected by a high-speed interconnect
  - o Tightly coupled with delays in micro-seconds
- Distributed Systems
  - Loosely coupled systems connected over Local Area Network (LAN), or even long-haul networks such as Internet
  - o Delays can be seconds, and unpredictable



# **Design Challenges**

- Transparency: How to achieve a single-system image
  - o How to hide distribution of memory from applications?
  - o How to maintain consistency of data?
- Performance: How to improve/maintain
  - o How to exploit parallelism?
  - o How to reduce communication delays?
- Scalability: As more components (e.g., processors) are added, performance should not degrade
  - o Centralized schemes (e.g. broadcast messages) don't work
- Security: Against Side Channel Attacks & other malicious applications

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

2

21

# ACA: Multiprocessor Architecture

### Performance Issues

- Limited Parallelism
  - o Makes it difficult to achieve good speedups
  - Must be solved primarily at software level
  - o Algorithms that provide more extractable parallelism

### Large Latency

- o Limits scalability, sharing of memory
- o Both software and hardware mechanisms can help
  - o Caching of shared data (hardware mechanism)
  - Restructuring of data to make more accesses local (Software mechanism)

### **ACA: Memory Hierarchy**

# Memory Coherence & Consistency

- Many processors can have locally cached copies of the same object
  - o Level of granularity can be an object or a block
- o Wish List:
  - We want to maximize concurrency
    - If many processors just want to read, then each one can have a local copy, and reads won't generate any bus traffic
  - We want to ensure coherence
    - o Processors should always work on the latest copy of data
- Coherence refers to a logically consistent global ordering of reads and writes of multiple processors

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

2

23

# ACA: Multiprocessor Architecture

# Memory Coherence & Consistency

- Problem: View of memory held by two different processors is through their individual caches
  - Without any additional precautions, processors could end up seeing two different values
- Coherence problem exists because we have both a global state, defined primarily by the main memory, and a local state, defined by the individual caches, which are private to each processor core.

 ${\tt Dr.\ Khurram\ Bhatti,\ Associate\ Professor\ |\ Information\ Technology\ University\ (ITU)\ |\ \textbf{Fall2023}}$ 

# Memory Coherence & Consistency

- Example: View of memory held by two different processors
  - o Consider Cache Write-Through Policy

| Time | Event                       | Cache contents<br>for processor A | Cache contents for processor B | Memory<br>contents for<br>location X |
|------|-----------------------------|-----------------------------------|--------------------------------|--------------------------------------|
| 0    |                             |                                   |                                | 1                                    |
| 1    | Processor A reads X         |                                   |                                |                                      |
| 2    | Processor B reads X         |                                   |                                |                                      |
| 3    | Processor A stores 0 into X |                                   |                                |                                      |

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

25

25

# ACA: Multiprocessor Architecture

# Memory Coherence & Consistency

- Definition of Coherency: A memory system is coherent if any read of a data item returns the most recently written value of that data item
- Coherence, defines what values can be returned by a read
- A coherent memory system must have certain properties

Dr. Khurram Bhatti. Associate Professor | Information Technology University (ITU) | Fall2023

# Memory Coherence & Consistency

- A coherent memory system must have following properties:
  - A read by processor P to location X that follows a write by P to X, with no writes
    of X by another processor occurring between the write and the read by P,
    always returns the value written by P
  - A read by a processor to location X that follows a write by another processor to X returns the written value if the read and write are <u>sufficiently separated in time</u> and no other writes to X occur between the two accesses.
  - Writes to the same location are serialized; that is, two writes to the same location by any two processors are seen in the same order by all processors. For istance, if the values 1 and then 2 are written to a location, processors can never read the value of the location as 2 and then later read it as 1.

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

27

27

### **ACA:** Multiprocessor Architecture

# Memory Coherence & Consistency

- Definition of Consistency: Memory consistency determines when a written value will be returned by a read.
- Consistency tells exactly when a written value must be seen by any reader
  - Example: A write of X on one processor precedes a read of X on another processor by a very small time
  - It may be impossible to ensure that the read returns the value of the data written, since the written data may not even have left the processor at that point

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# Memory Coherence & Consistency

- Consistency: Following properties must hold to ensure consistency:
  - A write does not complete (and allow the next write to occur) until all processors have seen the effect of that write
  - The processor does not change the order of any write with respect to any other memory access

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

29

29

# ACA: Multiprocessor Architecture

# Memory Coherence & Consistency

o Coherence & Consistency are complimentary

Coherence defines the behavior of reads and writes to the same memory location

Consistency defines the behavior of reads and writes with respect to accesses to other memory locations

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency**

 In a coherent multiprocessor, the caches provide both migration and replication of shared data items

### Data Migration:

- o Data item can be moved to a local cache and used there in a transparent fashion
- Reduces both the latency to access a shared data item that is allocated remotely and the bandwidth demand on the shared memory

### Data Replication:

- o Caches make a copy of the data item in the local cache
- Reduces latency of access and contention for a read shared data item

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

31

31

### ACA: Multiprocessor Architecture

# **Enforcing Coherency**

- The Key to implementing a cache coherence protocol is tracking the state of any sharing of a data block
- Cache Coherence Protocols (CCPs)
- Two Classes
  - o Directory-Based CCPs
  - Snooping CCPs

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency**

- Cache Coherence Protocols (CCPs)
- Directory-Based CCPs
  - The sharing status of a particular block of physical memory is kept in one location referred as the *directory*
  - In an SMP, one centralized directory is used, associated with the memory or some other single serialization point
  - In a DSM, it makes no sense to have a single directory, since that would create a single point of contention
    - Makes it difficult to scale to many multicore chips given the memory demands of multicores with eight or more cores.
    - o Distributed directories are more complex than a single directory

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

33

33

# ACA: Multiprocessor Architecture

# **Enforcing Coherency**

- Cache Coherence Protocols (CCPs)
- Snoopy CCPs
  - Rather than keeping the state of sharing in a single directory, every cache that has a copy of the data from a block of physical memory could track the sharing status of the block.
  - In an SMP, the caches are typically all accessible via some broadcast medium (Buses, switches)
  - All cache controllers monitor on the medium to determine whether or not they have a copy of a block that is requested on a bus or switch access

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency**

- Cache Coherence Protocols (CCPs)
- Snoopy CC Protocols
  - o Two techniques of Snoopy CC protocols exist
    - O Write Invalidate Protocol:
      - A processor has an EXCLUSIVE access to data item before it writes that item.
      - It invalidates all other copies of data item on a write
      - Exclusive access ensure no other readable or writable copies exist.

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

35

35

### **ACA: Multiprocessor Architecture**

# **Enforcing Coherency**

- Cache Coherence Protocols (CCPs)
- Snoopy CC Protocols
  - oTwo techniques of Snoopy CC protocols exist
    - Write Invalidate Protocol: Example

| Processor activity          | Busactivity        | Contents of processor A's cache | Contents of processor B's cache | Contents of memory location X |
|-----------------------------|--------------------|---------------------------------|---------------------------------|-------------------------------|
|                             |                    |                                 |                                 | 0                             |
| Processor A reads X         | Cache miss for X   | 0                               |                                 | 0                             |
| Processor B reads X         | Cache miss for X   | 0                               | 0                               | 0                             |
| Processor A writes a 1 to X | Invalidation for X | 1                               |                                 | 0                             |
| Processor B reads X         | Cache miss for X   | 1                               | 1                               | 1                             |

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency**

- Cache Coherence Protocols (CCPs)
- Snoopy CC Protocols
  - o Two techniques of Snoopy CC protocols exist
    - Write Update or Write Broadcast protocol:
      - o Alternative to an invalidate protocol
      - Updates main memory and invalidates all the cached copies of a data item when that item is written
      - Write update protocol must broadcast all writes to shared cache lines
      - Consumes considerably more bandwidth

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

37

37





# ACA: Memory Hierarchy

# Memory Coherence & Consistency

- Invalidate Vs update protocols
  - o Update looks the simplest, most obvious and fastest, but:
    - Multiple writes to same word (no intervening read) need only one invalidate message but would require an update for each
  - Due to both spatial and temporal locality, previous cases occur often
    - Bus bandwidth is a precious commodity in shared memory multiprocessors
    - o Invalidate protocols use significantly less bandwidth

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023 41

41

# ACA: Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**



- Bus is a broadcast medium & caches know what they have!
- Cache Controller snoops all transactions on the shared bus
  - A transaction is a relevant transaction if it involves a cache block currently contained in this cache
  - o Take action to ensure coherence: invalidate, update, or supply value
  - o Action depends on state of the block in cache and the protocol applied

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023













Dr. Khurram Bhatti, Associate Professor Information Technology University (ITU) | Fall2023 49

49

# ACA: Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**

# Problem with Write-Through caches

- oHigh bandwidth requirements
  - Every write from every processor goes to shared bus and memory
- o Write-Back absorbs cache writes as cache hits
  - o Write hits won't go to the bus!

### OHow to ensure write serialization?

 $\circ$  More sophisticated coherence protocols are required

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency - Snoopy CCP**

### Write Invalidate CCP for Write-Back Caches

- ∘ In a write back scheme, main memory is not updated until 'dirty' cache line is replaced!
- Relatively more complex to maintain coherence in write-back (as the dirty cache lines can still be local to caches)
- A cache line can have more states possible than just VALID or INVALID!

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

5:

51

# ACA: Multiprocessor Architecture Enforcing Coherency - Snoopy CCP • MSI Write-Invalidate for Write-Back Caches • States - Invalid (I), Valid/Shared (S), Modified (M) • Processor / Cache Operations - PrRd, PrWr, Block Replace • Bus Transactions - Bus Read (BusRd), Write-Back (BusWB) • Treat Valid=Shared => clean • Treat Modified=Exclusive => dirty Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall | Treat Valid |





















Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023 63

63

# ACA: Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**

### o MESI Cache Coherence Protocol

- o MESI stands for: Modified/Exclusive/Shared/Invalid
- o Each Cache line can be in any of the FOUR states
- Cache line changes state as a function of memory access events
- Memory access event may be either
  - o Due to local processor activity (i.e. cache access)
  - o Due to bus activity as a result of snooping

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- STATES

### oModified:

- The cache line is present only in the current cache, and is dirty, i.e., It has been modified from the value in main memory
- The cache is required to write the data back to main memory at some time in the future, before permitting any other read of the (no longer valid) main memory state
- The write-back changes the line to the Shared state

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

65

65

# ACA: Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- STATES

### oExclusive:

- The cache line is present only in the current cache, but it is clean
- o It matches main memory
- It may be changed to the Shared state at any time, in response to a read request
- Alternatively, it may be changed to the Modified state in response to write

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency - Snoopy CCP**

- o MESI Cache Coherence Protocol
- o STATES

### oShared:

- Indicates that this cache line may be stored in other caches as well and it is clean
- o It matches the main memory
- The line may be discarded (changed to the Invalid state) at any time.

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

67

67

### **ACA: Multiprocessor Architecture**

# **Enforcing Coherency - Snoopy CCP**

- o MESI Cache Coherence Protocol
- STATES

### olnvalid:

o Indicates that this cache line is invalid.

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023





# **Enforcing Coherency - Snoopy CCP**

- o MESI Cache Coherence Protocol
- Local READ HIT
  - OCache line must be in one of M E S states
  - oThis must be correct local value (if M, it must have been modified locally)
  - OSimply return value to processor from cache
  - ○No state change takes place for cache line

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

71

71

### **ACA: Multiprocessor Architecture**

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- Local READ MISS (4-cases)
  - o Case1: No other copy in snooping caches
    - o Processor makes bus request to memory
    - o Value is read to local cache & marked as E
  - Case 2: At least ONE cache has EXCLUSIVE copy
    - o Processor makes bus request to memory
    - $\circ$  Snooping cache puts copy value on the bus
    - o Memory access is abandoned
    - o Local processor caches value in its local cache
    - o Both lines (provider & recipient) are set to SHARED

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall 2023

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- Local READ MISS (4-cases)
  - oCase 3: Several caches have S copy
    - o Processor makes bus request to memory
    - o One cache puts copy value on the bus (arbitrated)
    - o Memory access is abandoned
    - o Local processor caches value in its local cache
    - o Local copy set to SHARED
    - o Other copies remain SHARED

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

73

73

### ACA: Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- Local READ MISS (4-cases)
  - Case 4: One cache has M copy
    - o Processor makes bus request to memory
    - o Snooping cache puts copy value on the bus
    - o Memory access is abandoned
    - $\circ$  Local processor caches value in local cache
    - o Local copy is tagged as S
    - o Source copy (which was M) is written back to memory
    - Source copy change state: M -> S

 ${\tt Dr.\ Khurram\ Bhatti,\ Associate\ Professor\ \ \ \ } \ Information\ {\tt Technology\ University\ (ITU)\ \ \ \ \ \ \ } \\ {\tt Fall2023}$ 

# **Enforcing Coherency - Snoopy CCP**

- o MESI Cache Coherence Protocol
- Local WRITE HIT (1)
  - Cache Line must be in one of M E S states
  - ∘ If in M state
    - o Line is the only copy and already 'dirty'
    - o Update local cache value
    - o No state change
  - If in E state
    - o Update local cache value
    - State changes: E->M

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

7.

75

# ACA: Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- o Local WRITE HIT (2)
  - Line must be in one of M E S states
  - o If in S state
    - o Processor broadcasts an invalidate on bus
    - o Snooping processors with S copy change S->I
    - o Local cache value is updated
    - Local state change S->M

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- Local WRITE MISS (1)
  - o Action depends on copies in other processors
  - If no other copies available
    - o Value read from memory to local cache
    - o Value updated
    - o Local copy state set to M

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

7

77

### **ACA:** Multiprocessor Architecture

# **Enforcing Coherency - Snoopy CCP**

- MESI Cache Coherence Protocol
- Local WRITE MISS (2)
  - o Action depends on copies in other processors
  - o Other copies, either one in state E or more in state S
    - o Value read from memory to local cache
    - Bus transaction marked RWITM (read with intent to modify)
    - o Snooping processors see this and set their copy state to I
    - o Local copy updated & state set to M

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency - Snoopy CCP**

- o MESI Cache Coherence Protocol
- Local WRITE MISS (3)
  - o Action depends on copies in other processors
  - Another copy in state M
    - o Processor issues bus transaction marked RWITM
    - o Snooping processor sees this transaction and blocks RWITM request on bus
    - o Takes control of bus
    - Writes back its copy to memory
    - o Sets its copy state to I
    - o Original local processor re-issues RWITM request
    - o Value is read from memory to local cache
    - o Local copy value updated
    - o Local copy state set to M

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

79

79

# ACA: Multiprocessor Architecture Enforcing Coherency - Snoopy CCP • MESI Cache Coherence Protocol • OR simply try to understand State Machine! Locally (Processor) initiated accesses Read Miss(ex) Write Hit Write Hit Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023 80



**Enforcing Coherency - Snoopy CCP** 

o MESI Cache Coherence Protocol

ALLOWED STATES for a cache line in any TWO caches

Modified Exclusive Shared Invalid

|   |   | _ | _ |   |
|---|---|---|---|---|
|   | M | Е | S | ı |
| М | X | X | × | ✓ |
| E | X | X | × | ✓ |
| S | X | X | 1 | ✓ |
| ı | 1 | 1 | 1 | ✓ |

- Shared state may be imprecise
- If another cache discards a Shared line, this cache may become the sole owner of that cache line, but it will not be promoted to Exclusive state
- Other caches do not broadcast notices when they discard shared (clean) cache lines
- A cache can not promote a line from S to E without maintaining a count of the number of shared copies

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023





# **Enforcing Coherency - Snoopy CCP**

o MESI Cache Coherence Protocol: Example

TO DO: State Machine representation of all transitions

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

85

85

# ACA: Multiprocessor Architecture OMESIExercise STEPS P1 P2 Bus Memory State Addr Value State Addr Value Action Proc Addr Value Addr Value P2 writes 5 to A P2 reads C P1 reads B P1 writes 10 to B P2 reads C P1 writes 15 to A P2 writes 2 to A Variables A, B and C map to the same cache block But A!=B!=C Initial State for all variables = INVALID Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

# **Enforcing Coherency - Snoopy CCP**

- Summary of Snoopy Cache Coherence
  - The number of states of CCPs represents the capability to classify cache lines by their degree of sharing
  - In general, the more states a CCP employs, the more categories it can separate the cache events with more possible transitions –better resolution
  - The more sharing that can be supported, the less bus activity will be required to maintain coherency –better bandwidth
  - At the cost of snoopy hardware complexity

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023

87

87

Dr. Khurram Bhatti, Associate Professor | Information Technology University (ITU) | Fall2023 88